PATH DELAY DESIGN-FOR-TESTABILITY USING SNOOPING FOR FUNCTIONAL REGISTER-TRANSFER LEVEL CIRCUITS

SHAHEEN, ATEEQ-UR-REHMAN (2017) PATH DELAY DESIGN-FOR-TESTABILITY USING SNOOPING FOR FUNCTIONAL REGISTER-TRANSFER LEVEL CIRCUITS. PhD. thesis, Universiti Teknologi PETRONAS.

[thumbnail of PATH DELAY DESIGN-FOR-TESTABILITY USING SNOOPING FOR FUNCTIONAL REGISTER-TRANSFER LEVEL CIRCUITS (Ateeq-ur-Rehman Shaheen_G01838).pdf] PDF
PATH DELAY DESIGN-FOR-TESTABILITY USING SNOOPING FOR FUNCTIONAL REGISTER-TRANSFER LEVEL CIRCUITS (Ateeq-ur-Rehman Shaheen_G01838).pdf
Restricted to Registered users only

Download (3MB)

Abstract

Testing of VLSI circuits is important to ensure the reliability of digital systems. Due
to the advancement in process technology, more performance defects occur. Path delay
testing ensures the timing accuracy and functional correctness of the VLSI circuits
and has become crucial. The standard scan-based design-for-testability (DFT) does not
support the path delay testing, and transforms faults in circuits, which do not affect its
functionality (untestable faults), into testable faults. This causes over-testing which reduces
the manufacturing yield. Among the scan approaches, only the enhanced scan
(ES) gives a solution to test the path delay fault (PDF) with a large area overhead and a
long test application time, and it does not support at-speed and functional RTL circuit
testing. Recently, nonscan and hybrid methods have been used to perform PDF testing
only for structural register-transfer level (RTL) circuits called separable controller-data
path circuits. These approaches overcome the limitations of the ES, but still require
large area overhead and a long test application time. This thesis proposes a hybrid
delay DFT method for more general functional RTL circuits that are called nonseparable
controller-data path circuits. A snooping mechanism as a diagnostic tool for RTL
circuits is introduced to facilitate the testing of delay faults on control, status and functionally
generated control signal lines in terms of observability. the data path module
is transformed into a single-port change (SPC) two-pattern testable (TPT) data path
which provides controllability and observability against each path and reduces the test
generation (TG) time. The controller module is transformed into a parallel-scan (PS)
controller that reduces the test application time (TAT). The method gives the same test
quality as the ES approach, but reduces the area overhead and TAT, and it supports atspeed
testing.

Item Type: Thesis (PhD.)
Subjects: Electrical and Electronics > Instrumentation and Control
Departments / MOR / COE: Engineering > Electrical and Electronic
Depositing User: Mr Ahmad Suhairi Mohamed Lazim
Date Deposited: 12 Oct 2021 14:55
Last Modified: 12 Oct 2021 14:55
URI: http://utpedia.utp.edu.my/id/eprint/22054

Actions (login required)

View Item
View Item